dc.contributor.author |
Salcic, Z. |
en |
dc.contributor.author |
Sivaswamy, J. |
en |
dc.date.accessioned |
2009-06-16T01:52:42Z |
en |
dc.date.available |
2009-06-16T01:52:42Z |
en |
dc.date.issued |
1997 |
en |
dc.identifier.citation |
Proceedings of the 1997 IEEE TENCON Conference. Brisbane, Australia, 231-234. (1997) |
en |
dc.identifier.uri |
http://hdl.handle.net/2292/4386 |
en |
dc.description |
An open access copy of this article is available and complies with the copyright holder/publisher conditions. |
en |
dc.description.abstract |
This paper presents a way to improve the computational speed of image contrast enhancement using low-cost FPGA-based hardware primarily targeted to X-ray images. The enhancement method considered here consists of filtering via the high boost filter (HBF), followed by histogram modification using histogram equalisation (HE). An image enhancement co-processor (IMECO) concept is proposed that enables efficient hardware implementation of enhancement procedures and hardware/software co-design to achieve high-performance, low-cost solutions. The co-processor runs on an FPGA prototyping ISA-bus board. It consists of two hardware functional units that implement HBF and HE and can be downloaded onto the board sequentially or reside on the board at the same time. These units represent an embryo of virtual hardware units that form a library of image enhancement algorithms. In trials with chest X-ray images performance improvement over software-only implementations was more than two orders of magnitude, thus providing real-time or near real-time enhancement |
en |
dc.publisher |
IEEE |
en |
dc.relation.ispartof |
IEEE Region 10 Annual International Conference, Proceedings/TENCON |
en |
dc.rights |
Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. Items in ResearchSpace are protected by copyright, with all rights reserved, unless otherwise indicated. Previously published items are made available in accordance with the copyright policy of the publisher. |
en |
dc.rights.uri |
https://researchspace.auckland.ac.nz/docs/uoa-docs/rights.htm |
en |
dc.title |
IMECO: A reconfigurable FPGA-based image enhancement co-processor framework |
en |
dc.type |
Conference Paper |
en |
dc.subject.marsden |
Fields of Research::290000 Engineering and Technology |
en |
dc.identifier.doi |
10.1109/TENCON.1997.647300 |
en |
pubs.begin-page |
231-234. |
en |
dc.description.version |
VoR - Version of Record |
en |
dc.rights.holder |
Copyright IEEE |
en |
dc.rights.accessrights |
http://purl.org/eprint/accessRights/OpenAccess |
en |